1. general description the 74aup1g373-q100 provides the single d-type transparent latch with 3-state output. while the latch-enable (le) input is high, the q output follows the data (d) input. when pin le is low, the latch stores the information that was pres ent at the d-input one set-up time preceding the high-to-low transition of pin le. when pin oe is low, the contents of the latch is available at the (q) output. when pin oe is high, the output goes to the high-impedance off-state. operation of input pin oe does not affect the state of the latch. schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire v cc range from 0.8 v to 3.6 v. this device ensures a very low static and dynamic power consumption across the entire v cc range from 0.8 v to 3.6 v. this device is fully specified for pa rtial power-down ap plications using i off . the i off circuitry disables the output, preventin g the damaging backflow current through the device when it is powered down. this product has been qualified to the automotive electronics council (aec) standard q100 (grade 1) and is suitable for use in automotive applications. 2. features and benefits ? automotive product qualif ication in accordance with aec-q100 (grade 1) ? specified from ? 40 ? c to +85 ? c and from ? 40 ? c to +125 ? c ? wide supply voltage range from 0.8 v to 3.6 v ? high noise immunity ? complies with jedec standards: ? jesd8-12 (0.8 v to 1.3 v) ? jesd8-11 (0.9 v to 1.65 v) ? jesd8-7 (1.2 v to 1.95 v) ? jesd8-5 (1.8 v to 2.7 v) ? jesd8-b (2.7 v to 3.6 v) ? esd protection: ? mil-std-883, method 3015 class 3a. exceeds 5000 v ? hbm jesd22-a114f class 3a. exceeds 5000 v ? mm jesd22-a115-a exceeds 200 v (c = 200 pf, r = 0 ? ) ? low static power consumption; i cc = 0.9 ? a (maximum) ? latch-up performance exceeds 100 ma per jesd 78 class ii ? inputs accept voltages up to 3.6 v ? low noise overshoot and undershoot < 10 % of v cc ? i off circuitry provides partial power-down mode operation 74aup1g373-q100 low-power d-type transparent latch; 3-state rev. 1 ? 10 march 2014 product data sheet
74aup1g373_q100 all information provided in this document is subject to legal disclaimers. ? nxp semiconductors n.v. 2014. all ri ghts reserved. product data sheet rev. 1 ? 10 march 2014 2 of 21 nxp semiconductors 74aup1g373-q100 low-power d-type transparent latch; 3-state 3. ordering information 4. marking [1] the pin 1 indicator is located on the lower left corner of the device, below the marking code. 5. functional diagram 6. pinning information 6.1 pinning table 1. ordering information type number package temperature range name description version 74AUP1G373GW-Q100 ? 40 ? c to +125 ? c sc-88 plastic surface-mounted package; 6 leads sot363 table 2. marking type number marking code [1] 74AUP1G373GW-Q100 aw fig 1. logic symbol fig 2. iec logic symbol fig 3. logic diagram 001aae247 d le q oe 4 1 6 3 001aae248 c1 en 4 6 1 3 001aae249 dq le le oe le dq fig 4. pin configuration sot363 $ 8 3 * 4 / ( 2 ( * 1 ' ' 4 d d d 9 & |